Please use this identifier to cite or link to this item: http://hdl.handle.net/1893/616
Appears in Collections:Computing Science and Mathematics Conference Papers and Proceedings
Peer Review Status: Refereed
Author(s): Turner, Kenneth J
Argul-Marin, F Javier
Laing, Stephen D
Contact Email: kjt@cs.stir.ac.uk
Title: Concurrent Specification and Timing Analysis of Digital Hardware using SDL (extended version)
Editor(s): Rolim, Jose
Citation: Turner KJ, Argul-Marin FJ & Laing SD (2000) Concurrent Specification and Timing Analysis of Digital Hardware using SDL (extended version). In: Rolim J (ed.) Parallel and Distributed Processing. Lecture Notes in Computer Science, Volume 1800. IPDPS 2000 - International Parallel & Distributed Processing Symposium, Cancun, Mexico, 01.05.2000-05.05.2000. Berlin: Springer Verlag, pp. 1001-1008. https://doi.org/10.1007/3-540-45591-4
Issue Date: 2000
Date Deposited: 16-Dec-2008
Series/Report no.: Lecture Notes in Computer Science, Volume 1800
Conference Name: IPDPS 2000 - International Parallel & Distributed Processing Symposium
Conference Dates: 2000-05-01 - 2000-05-05
Conference Location: Cancun, Mexico
Abstract: Digital hardware is treated as a collection of interacting parallel components. This permits the use of a standard formal technique for specification and analysis of circuit designs. The ANISEED method (Analysis In SDL Enhancing Electronic Design) is presented for specifying and analysing timing characteristics of hardware designs using SDL (Specification and Description Language). A signal carries a binary value and an optional time-stamp. Components and circuit designs are instances of block types in library packages. The library contains specifications of typical components in single/multi-bit and untimed/timed forms. Timing may be specified at an abstract, behavioural or structural level. Timing properties are investigated using an SDL simulator or validator. Consistency of temporal and functional aspects may be assessed between designs at different levels of detail. Timing characteristics of a design may also be inferred from validator traces. A variety of examples is used, ranging from a simple gate specification to realistic examples drawn from a standard hardware verification benchmark.
Status: AM - Accepted Manuscript
Rights: Published by Springer Verlag. The original publication is available at www.springerlink.com

Files in This Item:
File Description SizeFormat 
conc-hw.pdfFulltext - Accepted Version137.82 kBAdobe PDFView/Open



This item is protected by original copyright



Items in the Repository are protected by copyright, with all rights reserved, unless otherwise indicated.

The metadata of the records in the Repository are available under the CC0 public domain dedication: No Rights Reserved https://creativecommons.org/publicdomain/zero/1.0/

If you believe that any material held in STORRE infringes copyright, please contact library@stir.ac.uk providing details and we will remove the Work from public display in STORRE and investigate your claim.