Please use this identifier to cite or link to this item:
http://hdl.handle.net/1893/27899
Appears in Collections: | Computing Science and Mathematics Conference Papers and Proceedings |
Author(s): | Stewart, Robert Michaelson, Greg Bhowmik, Deepayan Garcia, Paulo Wallace, Andy |
Title: | A Dataflow IR for Memory Efficient RIPL Compilation to FPGAs |
Editor(s): | Díaz-Martín, JC Carretero, J Garcia-Blas, J Gergel, V Voevodin, V Meyerov, I Rico-Gallego, JA Alonso, P Durillo, J Garcia Sánchez, JD Lastovetsky, AL Marozzo, F Liu, Q Bhuiyan, ZA Fürlinger, K |
Citation: | Stewart R, Michaelson G, Bhowmik D, Garcia P & Wallace A (2016) A Dataflow IR for Memory Efficient RIPL Compilation to FPGAs. In: Díaz-Martín J, Carretero J, Garcia-Blas J, Gergel V, Voevodin V, Meyerov I, Rico-Gallego J, Alonso P, Durillo J, Garcia Sánchez J, Lastovetsky A, Marozzo F, Liu Q, Bhuiyan Z & Fürlinger K (eds.) Algorithms and Architectures for Parallel Processing. ICA3PP 2016. Lecture Notes in Computer Science, 10049. ICA3PP 2016: Algorithms and Architectures for Parallel Processing, Granada, Spain, 14.12.2016-16.12.2016. Cham, Switzerland: Springer International Publishing, pp. 174-188. https://doi.org/10.1007/978-3-319-49956-7_14 |
Issue Date: | 31-Dec-2016 |
Date Deposited: | 4-Oct-2018 |
Series/Report no.: | Lecture Notes in Computer Science, 10049 |
Conference Name: | ICA3PP 2016: Algorithms and Architectures for Parallel Processing |
Conference Dates: | 2016-12-14 - 2016-12-16 |
Conference Location: | Granada, Spain |
Abstract: | Field programmable gate arrays (FPGAs) are fundamentally different to fixed processors architectures because their memory hierarchies can be tailored to the needs of an algorithm. FPGA compilers for high level languages are not hindered by fixed memory hierarchies. The constraint when compiling to FPGAs is the availability of resources. In this paper we describe how the dataflow intermediary of our declarative FPGA image processing DSL called RIPL (Rathlin Image Processing Language) enables us to constrain memory. We use five benchmarks to demonstrate that memory use with RIPL is comparable to the Vivado HLS OpenCV library without the need for language pragmas to guide hardware synthesis. The benchmarks also show that RIPL is more expressive than the Darkroom FPGA image processing language. |
Status: | AM - Accepted Manuscript |
Rights: | This is a post-peer-review, pre-copyedit version of a paper published in Díaz-Martín J, Carretero J, Garcia-Blas J, et al (eds.) Algorithms and Architectures for Parallel Processing. ICA3PP 2016. Lecture Notes in Computer Science, 10049. The final authenticated version is available online at: https://doi.org/10.1007/978-3-319-49956-7_14 |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Stewart-etal-LNCS-2016.pdf | Fulltext - Accepted Version | 1.4 MB | Adobe PDF | View/Open |
This item is protected by original copyright |
Items in the Repository are protected by copyright, with all rights reserved, unless otherwise indicated.
The metadata of the records in the Repository are available under the CC0 public domain dedication: No Rights Reserved https://creativecommons.org/publicdomain/zero/1.0/
If you believe that any material held in STORRE infringes copyright, please contact library@stir.ac.uk providing details and we will remove the Work from public display in STORRE and investigate your claim.